### My notes on how to follow along with FPGA lab on Wednesday November 3.

DevCloud account required (the files are there, and the FPGAs we will use).

Susannah Martin pulled together this lab and will walk us through it. These are my notes to help everyone follow along, or even try it out in a advance so you can have your questions ready!

NOTE: the live demonstration of an FPGA usage will be done with the emulator, since the "compile" (place & route in 'FPGA speak') takes a little more than two hours (my most recent compile for this exercise took 2 hours 24 minutes). You are welcome to try the FPGA compile any time on your own – the instructions provide for that!

#### Use a browser -

- (1) Get into a Jupyter notebook on DevCloud... visit https://jupyter.oneapi.devcloud.intel.com/hub/login?next=/lab/tree/Welcome.ipynb?reset
- (2) Click to sign in, click to start a server (if requested)
- (3) Open a terminal window (New->Terminal)



(4) Type and run this command:

rsync -a /data/oneapi\_workshop/xpublog/cppcon/FPGALab ~

(5) Open the Jupyter notebook
 /FPGALab/fpga\_dev\_flow.ipynb
 using (File->Open from Path...)



## Open Path



(type in /FPGALab/fpga\_dev\_flow.ipynb and click Open)

**NOTE: If it says 'file not found'** – be sure you didn't have spaces before or after the file name when you pasted it into the dialog.



# Lab: Practice the FPGA Development Flow

### Sections

- Development Flow for Using oneAPI with Intel® FPGAs
- Anatomy of a Compilation Command
- Stage 1: Emulation
- Stage 2: Optimization Report Generation
- Stage 3: Full Compile
- To Learn More

(7) When you get to "**Now, let's examine that report file.**"
You can download the report.zip by right clicking and selecting Download.



(8) Be sure to EXTRACT the ZIP file and view the extracted files. On Windows, if you simply browse into the ZIP file and try opening report.html you'll see something useless like this:



(9) When compiling for the FPGA – you'll need to manually click on the qstat step, and click the Play button to refresh, and repeat here until it completes.



(10)To check on the compile – look in the build\_fpga\_hw\_s10.sh.\* files – o<number> for the stdout, and e<number> for stderr.



(11) When you proceed and run the final command (actually running on an FPGA), you'll need to open the output/error files to see the output (run\_fpga\_hw.s10.sh.\* files)



(12) NOTE: The qstat command (which you can run over and over by clicking the cell, and then the run (play) button) will show an elapsed time of "--" while it is waiting for a node. If you get unlucky, and all the nodes are tied up – you'll just have to wait. If you compiled for an Arria10 FPGA, then you'll access to more nodes on DevCloud, than if you compiled for a Stratix10.

| ! qstat -n -1          |          |          |                  |        |     |     |        |          |   |          |             |
|------------------------|----------|----------|------------------|--------|-----|-----|--------|----------|---|----------|-------------|
| v-gsvr-1.aidevcloud:   |          |          |                  |        |     |     |        |          |   |          |             |
|                        |          |          |                  |        |     |     | Req'd  | Req'd    |   | Elap     |             |
| Job ID                 | Username | Queue    | Jobname          | SessID | NDS | TSK | Memory | Time     | S | Time     |             |
|                        |          |          |                  |        |     |     |        |          | - |          |             |
| 1007872.v-qsvr-1.aidev | u64004   | jupyterh | jupyterhub-singl | 236112 | 1   | 1   | 94gb   | 04:02:00 | R | 00:35:33 | s001-n024/1 |
| 1007882 v-asyn-1 aidev | 1164004  | hatch    | run fnga hw sh   |        | 1   | 2   |        | 96.99.99 | Ω |          |             |

### Yeah!

You have successfully (I hope) run code on an FPGA. Feel free to modify the code, and write you own, and explore FPGA programming via SYCL even more! Use the Jupyter notebook as a reference for the precise step-by-step commands to do this... esp. making note of the node types that are preinstalled with the compilation tools, and then the runtime libraries, to make your program work. All the software being used, is freely available via the oneAPI toolkits.

### Stratix10 vs. Arria10 FPGAs

Susannah's notebook runs on Stratix10s, which are the nicest FPGAs on DevCloud. If you want to try Arria10 FPGAs (there are more of them to us), you need to change two things:

1. Change to this:

```
!\ qsub\ -l\ nodes = 1: fpga\_compile: ppn = 2\ -l\ wall time = 24:00:00\ -d\ .\ build\_fpga\_hw\_ {\color{red} \textbf{a10}}. sh\ from
```

! qsub -l nodes=1:fpga\_compile:ppn=2 -l walltime=24:00:00 -d . build\_fpga\_hw\_s10.sh

2. Change to this:

```
! qsub -l nodes=1:fpga_runtime:arria10:ppn=2 -d . run_fpga_hw_a10.sh from ! qsub -l nodes=1:fpga_runtime:stratix10:ppn=2 -d . run_fpga_hw_s10.sh
```

Then go to the compile step, run it... wait, and then run the FPGA program. The Arria10s, in my experience, are more available. The Arria10 FPGAs are awesome, but the Stratix10s are more awesome (is that a thing?).

NOTE: late breaking note... there is a dependency issue for compiling for Arria10. The compile will fail in under 3 minutes, and the output file will complain that PACSign is not found. We'll get this fixed... but until then, Straix10 is the way to go although you may have to wait to see it run if people are camping out on the Stratix10 nodes (we've asked DevCloud to clear them if they can).

- james

James Reinders, Intel, engineer, james.r.reinders@intel.com